国产老头老太dh_日韩天天av无码一区二区_国产自产在线观看视频_无码喷潮白浆视频直流_AV未满十八禁在线观看免_色噜噜国产精品视频一区二区_日本老熟妇激情影院_亚洲欧美性爱电影_欧美亚洲综合久久_中文字幕在线免费观看国产

Products |  Edge Computing& Network Communication

High-performance edge computing Chip—H2040

The H2040 chip is a high-performance edge computing chip equipped with a quad-core microprocessor of C9500, operating at a maximum frequency of 1.3GHz. C9500 is a PowerPC processor core with dual-issue, 7-stage pipeline, and superscalar . H2040 integrates various peripherals on the chip, such as PCI-E 3.0, USB3.0 OTG, RapidIO2.2, 10G Ethernet, and 1G Ethernet.

H2040 supports both national and international cryptographic algorithms, including national standards cryptographic of SM2/SM3/SM4/SM9 and international standards cryptographic of RSA, AES, DES, SHA0, SHA1, SHA224, SHA256, and other  recognized algorithms.


Functional Characteristics

  • C9500 Core

    ? Compatible with NXP e500MC core

    ? Native support for multiprocessor systems

    ? 32KB instruction CACHE, 32KB data CACHE

    ? 128KB L2 CACHE

    ? MMU support

    ? 1MB L3 Cache

  • Safety features

    ? Supporting public key cryptographic algorithms and symmetric cryptographic algorithms

    ? Supporting national cipher algorithm of SM2/SM3/SM4/SM9

    ? Supporting international algorithms of RSA/AES/DES/SHA

    ? Supporting reconstructed algorithms

    ? Temperature detection

    ? Voltage detection

    ? Frequency detection

    ? True random number generator with maximum output data rate of 20M

  • DDR3 controller

    ? Supporting 64-bit data + 8-bit for ECC data

    ? Supporting 8-bit and 16-bit data width

    ? Supporting up to 800MHz, 1.6GT/s

  • 3-way PCI-E

    ? Compatible with PCI-E 3.0

    ? Supporting X4 connection, can be used in RC or EP mode

  • 2-way RapidIO

    ? Compatible with RapidIO 2.2 and backward compatible with RapidIO 2.1/2.0/1.3/1.2/1.1

    ? Supporting DMA operation

  • 2 USB 3.0 OTG

    ? Supporting USB3.0 high-speed standard and OTG function

    ? Supporting point-to-point transfer with a high-speed, full-speed, or low-speed USB device

    ? Supporting Session Request Protocol (SRP) and Host Negotiation Protocol (HNP)

    ? Supporting Suspend and Resume low power control

    ? Supporting DMA access to FIFO

  • 10 Gigabit Ethernet interface

    ? Supporting 10G-BASE-KR mode, compatible with 10G-BASE-R through parallel detection

    ? 10G-BASE-KR mode supports FEC error correction

    ? Supporting 4-CH sending and receiving engine

    ? 16KB Rx FIFO and 16KB Tx FIFO

    ? Supporting 2 10GE Ethernet interfaces

  • 8 Gigabit Ethernet interfaces

    ? Supporting 10/100/1000Mbps half-duplex or full-duplex Ethernet access

    ? Used in various Ethernet application scenarios

    ? Power management

    ? Different packet processing characteristics

    ? Supporting 8 1GE Ethernet interfaces

  • 4 SATA interfaces

    ? Complied with SATA3.0 standard, backward compatible with SATA 1.0 and 2.0

    ? Supporting 4 channels

    ? Supporting high-speed DMA based on descriptors

  • External bus controller

    ? Supporting 8 ROM, EPROM, SRAM, Flash or peripheral chip selection

    ? Supporting Burst and non-Burst transmission

    ? Supporting 8-bit and 16-bit

    ? Programmable access time for each device

  • SSI interface

    ? Supporting serial master mode operation

    ? Supporting DMA controller interface

    ? Supporting enhanced SPI

  • 2 SD/eMMC interfaces

    Supporting SD3.0 and 3.01 specifications, including eSD

    Supporting SDIO 3.0, including eSDIO

  • 3 UART interfaces

    ? Optional 16 or 64-byte FIFOs for sending or receiving data

    ? Programmable baud rate, data bits, parity check, and stop bits

    ? Supporting DMA access

  • 2 IIC interfaces

    ? Compatible with Philips Semiconductor I2C standard

    ? 2 independent 4*1byte data buffers

    ? Detecting illegal start and stop signals

  • Other features

    ? Power domain: 0.9V, 1.0V, 1.5V, 1.8V, 3.3V

    ? Packaging: CBGA1295

  • 3 SPI interfaces

    ? Supporting master/slave mode operation

    ? SPI operation can be controlled in Doze mode

    ? Programmable data frame size from 4-16bits

    ? Supporting time calibration in high-speed transmission mode

Technical Support

Complete development environment

Rich driver library

Complete application solution

Explore More